

# **About this document**

## **Scope and purpose**

AN218241 shows you how to design a hardware system around a PSoC<sup>™</sup> 6 MCU device, starting with considerations for package selection, power, clocking, reset, I/O usage, programming and debugging interfaces, and analog module design.

## **Associated part family**

PSoC<sup>™</sup> 6 MCU

## **Table of contents**

|         | About this document                         | 1  |
|---------|---------------------------------------------|----|
|         | Table of contents                           | 1  |
| 1       | Introduction                                |    |
| 2       | Package selection                           | 4  |
| 3       | Power                                       | 5  |
| 3.1     | Buck regulator inductor/capacitor selection | 5  |
| 3.2     | Power pin connections                       | 6  |
| 3.3     | PMIC controller                             | 9  |
| 3.4     | Power ramp-up and sequencing considerations | 9  |
| 3.5     | Device power settings                       | 9  |
| 3.6     | Thermal considerations                      | 10 |
| 3.7     | eFuse programming                           |    |
| 4       | Clocking                                    | 12 |
| 4.1     | Clock settings                              | 12 |
| 4.1.1   | Crystal oscillators                         | 13 |
| 4.1.1.1 | ECO                                         | 13 |
| 4.1.1.2 | WCO                                         | 14 |
| 4.1.2   | External clock                              | 16 |
| 5       | Reset                                       | 19 |
| 6       | Programming and debugging                   | 20 |
| 6.1     | SWD                                         | 20 |
| 6.2     | JTAG                                        | 20 |
| 6.3     | ETM                                         | 21 |
| 6.4     | Debug select                                | 21 |
| 7       | GPIO pins                                   | 23 |
| 7.1     | I/O pin selection                           | 23 |
| 8       | Analog module design tips                   | 27 |



# **Table of contents**

| 8.1   | CAPSENSE <sup>™</sup>                                                 | 27 |
|-------|-----------------------------------------------------------------------|----|
| 8.2   | SAR ADC                                                               | 30 |
| 8.2.1 | SAR ADC acquisition time                                              | 31 |
| 8.3   | CTDAC                                                                 | 32 |
| 9     | Using external memory in the design                                   | 33 |
| 10    | USB connection                                                        | 34 |
| 10.1  | PSoC <sup>™</sup> 6 MCU USB pin description                           | 34 |
| 10.2  | PSOC $^{^{M}}$ 6 MCU as USB device                                    | 34 |
| 11    | Antenna design                                                        | 35 |
| 11.1  | Support for external power amplifier/low-noise amplifier/RF front-end | 37 |
| 12    | Audio subsystem                                                       | 39 |
| 12.1  | Clock generation for PDM-PCM converter                                | 39 |
| 12.2  | Clock generation for I2S audio devices                                | 40 |
| 13    | Secure digital host controller                                        | 41 |
| 14    | Summary                                                               | 43 |
|       | References                                                            | 44 |
| A     | PCB layout tips                                                       | 45 |
| В     | Schematic checklist                                                   | 46 |
|       | Revision history                                                      | 48 |
|       | Disclaimer                                                            | 49 |



### 1 Introduction

## 1 Introduction

PSoC<sup>™</sup> 6 MCU is Infineon ultra-low-power PSoC<sup>™</sup> device with a dual-CPU architecture tailored for smart homes, IoT gateways, and so on. The PSoC<sup>™</sup> 6 MCU device is a programmable embedded system-on-chip that integrates the following features on a single chip:

- Single-CPU microcontroller: Arm<sup>®</sup> Cortex<sup>®</sup>-M4 (CM4) or Dual-CPU microcontroller: Arm<sup>®</sup> Cortex<sup>®</sup>-M4 (CM4) and Cortex<sup>®</sup>-M0+ (CM0+)
- Programmable analog and digital peripherals
- Up to 2 MB of flash and 1 MB of SRAM
- Fourth-generation CAPSENSE<sup>™</sup> technology

This application note discusses considerations for hardware design including package, power, clocking, reset, I/O usage, programming/debugging, CAPSENSE<sup>™</sup>, and BLE antenna design.

The PSoC<sup>™</sup> 6 MCU device must be configured to work in its hardware environment, which you can do with integrated design environment (IDE) like PSoC<sup>™</sup> Creator<sup>™</sup> or ModusToolbox<sup>™</sup> IDE. The application note explains various configurations available in PSoC<sup>™</sup> Creator and ModusToolbox<sup>™</sup> IDE required to set up the device for a given hardware environment.

To get started with PSoC<sup>™</sup> 6 MCU, see AN228571 – Getting Started with PSoC<sup>™</sup> 6 MCU on ModusToolbox<sup>™</sup> or AN221774 – Getting Started with PSoC<sup>™</sup> 6 MCU on PSoC<sup>™</sup> Creator.



## 2 Package selection

# 2 Package selection

One of the first decisions that you must make for your PCB is the choice of package. Several considerations drive this decision, including the number of PSoC<sup>™</sup> device pins required, PCB and product size, PCB design rules, and thermal and mechanical stability. PSoC<sup>™</sup> 6 MCU devices are available in BGA, WLCSP, MCSP, QFN, and TQFP packages – see Table 1. See the respective device datasheet for more details on packaging.

Table 1 Package dimensions

| PSoC <sup>™</sup> 6 MCU device | Package   |
|--------------------------------|-----------|
| CY8C61x6/7                     | 124-BGA   |
|                                | 80-WLCSP  |
| CY8C62x6/7                     | 124-BGA   |
|                                | 80-WLCSP  |
| CY8C63x6/7                     | 116-BGA   |
|                                | 104-MCSP  |
|                                | 124-BGA   |
|                                | 68-QFN    |
| CY8C61xA/8                     | 124-BGA   |
| CY8C62xA/8                     | 128-TQFP  |
|                                | 100-WLCSP |
| CY8C61x5                       | 100-TQFP  |
| CY8C62x5                       | 68-QFN    |
|                                | 49-WLCSP  |
| CY8C62x4                       | 80-TQFP   |
|                                | 64-TQFP   |
|                                | 68-QFN    |

As a design reference, see 6 MCU CAD Libraries PSoC<sup>™</sup> 6 MCU CAD Libraries, which contain PSoC<sup>™</sup> 6 MCU schematics and PCB libraries. Note that you may need to modify the libraries slightly when you use them in your hardware design. Infineon takes no responsibility for issues related to the use of the libraries.

3 Power

#### 3 **Power**

PSoC<sup>™</sup> 6 MCU can be powered by a single supply with a wide voltage range, from 1.7 V to 3.6 V. As listed in Table 2, it has separate power domains for analog and digital modules. Details of connections to these pins are discussed in the Power pin connections section.

#### 3.1 Buck regulator inductor/capacitor selection

PSoC<sup>™</sup> 6 MCU has an on-chip buck regulator. In some PSoC<sup>™</sup> 6 MCU devices, the buck regulator generates two outputs (VBUCK1 and VRF). The VBUCK1 output can power the PSoC<sup>™</sup> 6 MCU core. The VRF output can power the BLE radio in CY8C63x6/7 devices. In other PSoC<sup>™</sup> 6 MCU devices, the on-chip buck regulator generates one output that can power the MCU core. See Table 2 to know the type of buck regulator supported by the PSoC<sup>™</sup> 6 MCU device selected for your design.

When selecting the inductor and capacitor for the buck regulator, it is recommended to use the following components:

Inductor: Use an inductor with an inductance value of 2.2 µH. It is recommended to keep the DC resistance below  $0.2 \Omega$ .

Capacitor: The capacitor connected to the output of the buck regulator should meet the required capacitance at the operating voltage (1.1 V or 0.9 V) that is, 4.7 µF load capacitor for VCCD pin. For BLE operation in CY8C63x6/7 devices, a load capacitor of 10 µF at VRF pin or VDCDC pin is required. See Figure 1 and Figure 2. It is recommended to use a load capacitor with dielectric constant of X5R or above.

See the "Power Supply and Monitoring" chapter of PSoC<sup>™</sup> 6 MCU: Architecture TRM for details on the buck regulator and how to use it.

**PSoC<sup>™</sup> 6 MCU power domains** Table 2

| Power<br>domain | Supply pin <sup>1)</sup>                     | Ground<br>pin                       | Supported voltage range | Description                                                                                                                                                                                                                            | Supported<br>Devices                 |
|-----------------|----------------------------------------------|-------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| SIMO Buck       | VDD_NS <sup>2)</sup>                         | IS <sup>2)</sup> VSS 1.7 V to 3.6 V |                         | Input to the SIMO Buck Regulator                                                                                                                                                                                                       | CY8C61x6/7,                          |
| Regulator       | VBUCK1 <sup>2)</sup>                         | VSS                                 | ULP or LP               | Output 1 of on-chip SIMO regulator. Requires bypass capacitor connection for proper operation. This output can power VCCD when internal regulators are powered down. See the device datasheet for supported voltage range (ULP or LP). | CY8C62x6/7,<br>CY8C63x6/7<br>devices |
|                 | VRF <sup>2)</sup>                            | VSS                                 | 1.05 V to<br>1.50 V     | Output 2 of on-chip SIMO regulator. Requires bypass capacitor connection for proper operation. This output can power the VDCDC input.                                                                                                  |                                      |
|                 | VIND1 <sup>2)</sup> ,<br>VIND2 <sup>2)</sup> | _                                   | -                       | Pins for inductor required by the SIMO buck regulator                                                                                                                                                                                  |                                      |
| SISO Buck       | VDD_NS <sup>2)</sup>                         | VSS                                 | 1.7 V to 3.6 V          | Input to the SISO buck regulator                                                                                                                                                                                                       | CY8C61xA/8,                          |
| Regulator       | VIND <sup>2)</sup>                           | _                                   | _                       | Inductor connection for the internal buck regulator                                                                                                                                                                                    | CY8C62xA/8,<br>CY8C61x5,             |
|                 |                                              |                                     |                         |                                                                                                                                                                                                                                        | CY8C62x5,<br>CY8C62x4                |
|                 |                                              |                                     |                         |                                                                                                                                                                                                                                        | devices                              |



3 Power

(continued) PSoC<sup>™</sup> 6 MCU power domains Table 2

| Power<br>domain | Supply pin <sup>1)</sup>     | Ground<br>pin | Supported voltage range | Description                                                                                                                                                                                                                       | Supported<br>Devices                                   |  |
|-----------------|------------------------------|---------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| Analog          | VDDA                         | VSS           | 1.7 V to 3.6 V          | Analog power supply input                                                                                                                                                                                                         | All PSoC <sup>™</sup> 6<br>MCU devices                 |  |
| Digital         | VDDD                         | VSS           | 1.7 V to 3.6 V          | Digital power supply input and core regulators' supply input                                                                                                                                                                      | All PSoC <sup>™</sup> 6<br>MCU devices                 |  |
|                 | VCCD                         | VSS           | ULP or LP               | Internal core regulators' (LDO) output. Requires bypass capacitor connection for proper operation. Used as core supply input when internal regulators are OFF. Refer to device datasheet for supported voltage range (ULP or LP). |                                                        |  |
|                 | VDDUSB <sup>2)</sup>         | VSS           | 2.85 V to<br>3.6 V      | Power supply pin for USB block. When USB is not used, the pin can support voltage ranging from 1.7 V to 3.6 V                                                                                                                     | PSoC <sup>™</sup> 6 MCU<br>devices with<br>USB support |  |
| I/O             | VDDIOx<br>where x =<br>0,1,2 | VSS           | 1.7 V to 3.6 V          | I/O power supply input                                                                                                                                                                                                            | All PSoC <sup>™</sup> 6<br>MCU devices                 |  |
| RF              | VDDR <sup>2)</sup>           | VSSR          | 1.05 V to<br>1.50 V     | BLE radio analog supply input; connected to VDCDC externally                                                                                                                                                                      | CY8C63x6,<br>CY8C63x7                                  |  |
|                 | VDDR_HV <sup>L</sup>         | VSS           | 1.75 V to<br>1.95 V     | PSoC <sup>™</sup> 6 MCU to BLE radio interface supply output; requires bypass capacitor connection for proper operation                                                                                                           | devices                                                |  |
|                 | VDCD <sup>C</sup>            | VSS           | 1.05 V to<br>1.50 V     | BLE radio digital supply input; typically connected to VRF externally                                                                                                                                                             |                                                        |  |
|                 | DVDD <sup>2)</sup>           | VSS           | ~ 1 V                   | BLE subsystem regulators' (LDO) output; requires bypass capacitor connection for proper operation                                                                                                                                 |                                                        |  |
| Backup          | VBACKUP                      | VSS           | 1.4 V to 3.6 V          | Backup domain supply                                                                                                                                                                                                              | All PSoC <sup>™</sup> 6<br>MCU devices                 |  |

Availability of supply pins in various power domains depends on the device. See the respective device datasheets for more details. 1)

#### 3.2 **Power pin connections**

PSoC<sup>™</sup> 6 MCU offers power supply options that support a wide range of application voltages and requirements. The VDDD input supports a voltage range of 1.7 V to 3.6 V. If the application voltage is in this range, then PSoC™ 6 MCU can be connected directly to the application voltage. In applications that have the voltage beyond this range, a suitable power management IC (PMIC) should be used to bring the voltage to this range.

Figure 1 and Figure 2 show various power pads in PSoC<sup>™</sup> 6 MCU and the recommended connections for a typical design. The VBACKUP power pin can operate from 1.4 V to 3.6 V and can exist independent of other rails. Therefore, the VBACKUP rail can be connected to a separate rail such as a coin cell battery or a super capacitor or tied to VDDD directly if the design does not support a separate VBACKUP supply. Other supply rails and pins

Optional supply pins. When these supply rails (input or output) are not used, it is recommended to leave the pin floating. For example, when USB is not used, you can leave VDDUSB supply pin floating.



## 3 Power

such as VDDA and VDDIO also exist independent of VDDD and VCCD. In addition, the power rails provide supply voltage to I/O ports. Table 3 shows the I/O ports and their respective power supply rails. I/O levels on a port should not exceed its supply voltage; otherwise it will be clamped to the supply level.

Table 3 Power supply for I/O ports

| I/O ports powered | Power supply rail | Alternate supply rail |
|-------------------|-------------------|-----------------------|
| Port 0            | VBACKUP           | VDDD                  |
| Port 1            | VDDD              | -                     |
| Port 2, 3, 4      | VDDIO2            | -                     |
| Port 5, 6, 7, 8   | VDDIO1            | -                     |
| Port 9, 10        | VDDIOA            | VDDA                  |
| Port 11, 12, 13   | VDDIO0            | -                     |
| Port 14           | VDDUSB            | -                     |

Note:

Availability of ports depends on the device. See the respective device datasheets for details on available port pins.

As a rule of thumb, connect one  $0.1-\mu F$  and one  $1-\mu F$  (10  $\mu F$  in some cases; see Figure 1 and Figure 2) ceramic decoupling capacitor to each power supply pin. Note that certain packages have more than one VDDD, VDDA, VDDR, and VDDIOx (x = 0, 1, 2) pins. In such cases, where the same power supply pin is brought out to multiple pins, the pins can be shorted externally and can share the decoupling capacitors. For example, in 100 TQFP package of CY8C62x5 device, pin VDDIO0 is brought out to pin 91 and pin 92 of the device. These pins (pin 91 and pin 92) can be shorted together and share the same decoupling capacitors. For package specific power supply consideration, refer to the respective device datasheets. A ferrite bead is recommended between the input supply and the VDD\_NS pin for isolating the VDD\_NS domain from the supply. This is because of the noise injected on the VDD\_NS rail from the SIMO buck operation. See Figure 1 and Figure 2 for recommended values of various components used. The PCB trace between the pin and the capacitors should be as short as possible. For more information, see Appendix A.

Note:

It is a good practice to check a capacitor's datasheet before you use it, specifically for working voltage and DC bias specifications. With some capacitors, the actual capacitance can decrease considerably when the DC bias is a significant lower percentage of the rated working voltage. Ensure that the capacitance variation is lower for the operating voltage range it serves.



## 3 Power



Figure 1 Power system connections



Figure 2 Power system connections

You can use a single power supply rail for digital power and analog power, which helps to simplify the power design in your board. However, to get a better analog performance in a mixed-signal circuit design, use separate power supply rails for the digital power and the analog power. It is recommended to isolate the rails using ferrite beads. For more mixed-signal circuit design techniques, see AN57821 − PSoC™ Mixed-Signal Circuit Board Layout Considerations.

Proper use and layout of capacitors and ferrite beads help to improve the EMC performance. For more information, see AN80994 – Design Considerations for Electrical Fast Transient (EFT) Immunity.

The Infineon PSoC<sup>™</sup> 6 MCU kits (like CY8CKIT-062-BLE, CY8CKIT-062-WIFI-BT, CY8CPROTO-062-4343W, CY8CPROTO-062S3-4343W and so on) provide schematics and bills of material (BOMs) that give good examples



### 3 Power

of how to incorporate PSoC<sup>™</sup> 6 MCU into board schematics. Also, see the respective device datasheets for package specific power supply considerations. For more information, see References.

#### 3.3 **PMIC controller**

 $\mathsf{PSoC}^{\mathsf{T}}$  6 MCU supports a PMIC controller in the backup domain. The PMIC controller can be used to enable/ disable the power supplies to PSoC<sup>™</sup> with the backup domain (VBACKUP) running from another supply, typically from a coin cell or super capacitor. PSoC<sup>™</sup> 6 MCU provides configurable wakeup sources either by an RTC alarm or by a GPIO input pin. To use the PMIC controller, ensure that the following are present in hardware:

The selected PMIC supports an active HIGH PMIC enable signal that supports the input levels in the VBACKUP voltage range.

An independent supply (other than the PMIC output) such as a coin cell or super capacitor powers VBACKUP. The Wakeup\_OUT (P0[5]) pin is connected to the PMIC enable signal with an optional pull-up resistor to VBACKUP.

If the RTC alarm is used as a wakeup source, ensure that an external 32.768-kHz crystal or signal clocks the RTC. If an external pin (P0[4]) is used as a wakeup source, the signal should be driven externally i.e., a necessary pull-down resistor should be connected externally because the wakeup logic is active HIGH. The Wakeup\_IN pin is a HighZ digital input to PSoC<sup>™</sup>.

Figure 3 illustrates using a PMIC controller with a PSoC<sup>™</sup> 6 MCU design.



Figure 3 **Using PMIC controller** 

#### 3.4 Power ramp-up and sequencing considerations

VDDD, VBACKUP, VDDIO, and VDDA do not have any sequencing limitation and can establish in any order. However, VDDIO should be greater than or equal to VDDA when using CAPSENSE<sup>™</sup> in the design. CAPSENSE<sup>™</sup> signals can switch between VSSA and VDDA, so requiring VDDIO to support the swing to VDDA. In addition, the presence of VDDA without VDD or VDDD can cause some leakage from VDDA. However, it will not drive any analog or digital output. All the VDDA pins in packages that offer multiple VDDA supply pins must be shorted externally on the PCB. The maximum allowed voltage ramp rate for any power pin is 100 mV/µs in Active power mode and the allowed ramp is 20 mV/µs in Deep Sleep power mode.

#### **Device power settings** 3.5

You can use Infineon development environments, either PSoC<sup>™</sup> Creator or ModusToolbox<sup>™</sup> IDE, to manage device power settings. PSoC<sup>™</sup> Creator automatically configures Components for optimal performance for the voltages applied to the power pins. To do so, it needs to know the value of these voltages. The System tab in



### 3 Power

the PSoC<sup>™</sup> Creator project's Design-Wide Resources (DWR) window is used for this purpose. To open the DWR window, double-click the .cydwr file in the project navigator, as Figure 4 shows.



**Device power settings in PSoC<sup>™</sup> Creator** Figure 4

Figure 5 shows how to manage device power settings using the Device Configurator from ModusToolbox<sup>™</sup> IDE.



**Device power settings in ModusToolbox**™ Figure 5

#### Thermal considerations 3.6

Thermal considerations are important in the hardware design processes, such as package selection and PCB layout. PSoC<sup>™</sup> 6 MCU targets low-power applications, as it consumes no more than 0.2 W. The maximum power consumption is so low that thermal considerations are not necessary.

infineon

3 Power

# 3.7 eFuse programming

PSoC<sup>™</sup> 6 MCU supports a 1024-bit One-Time-Programmable (OTP) eFuse. Each bit of the eFuse can be blown independently. See the "Nonvolatile Memory Programming" chapter of PSoC<sup>™</sup> 6 MCU: Architecture TRM for details. While specific system calls are used to blow the eFuse bits, the VDDIO0 (or VDDIO if only one VDDIO is present in the package) supply of the device should be set to 2.5-V (±5%) for successfully programming/blowing the eFuse bits. The programming voltage of eFuse block is connected to V<sub>DDIO0</sub> internally. Typically, eFuse programming is done only once before deployment. You can either blow the eFuse bits in the device before putting it on the hardware or make a provision to connect 2.5-V to VDDIO0 in the hardware for eFuse programming. eFuse programming is supported in PSoC<sup>™</sup> Programmer 3.27 or later.



## 4 Clocking

### Clocking 4

The PSoC<sup>™</sup> 6 MCU clocking system includes three internal clock sources: 8-MHz internal main oscillator (IMO), 32-kHz internal low-speed oscillator (ILO), and precision 32-kHz internal low-speed oscillator (PILO). Note that that PILO is not available in CY8C61x8/A, CY8C62x8/A, CY8C61x5, CY8C62x5, and CY8C62x4 devices. IMO has an accuracy of ±2 percent across voltage and temperature. ILO has an accuracy of ±10 percent. PILO has an accuracy of ±2 percent, which can be calibrated to ±500 ppm with a high-accuracy clock source.

Besides the internal clock sources, PSoC<sup>™</sup> 6 MCU has three external clock sources: External clock (EXTCLK) generated using a signal from an I/O pin, external 16-35 MHz crystal oscillator (ECO), and external 32.768-kHz watch crystal oscillator (WCO).

The BLE radio in PSoC<sup>™</sup> 6 MCU includes an additional crystal oscillator (32 MHz). An external 32 MHz crystal is mandatory for proper BLE operation. The clock generated by this oscillator block is available for other blocks inside PSoC 6 MCU. This clock is routed as the AltHF clock in the clocks settings discussed in Clock settings. Note that this clock is available only when the BLE radio is powered. See AN95089 - PSoC<sup>™</sup> 4 BLE Crystal Oscillator Selection and Tuning Techniques for details on selecting and tuning WCO/ECO crystals for BLE applications.

For more details, see the Clocking chapter of the PSoC<sup>™</sup> 6 MCU: Architecture TRM.

#### 4.1 **Clock settings**

You can use either of the development environment to manage clocks.

Using PSoC<sup>™</sup> Creator, you can configure sources and paths for High Frequency Clock (HFCLK) and Low Frequency Clock (LFCLK). The Source Clocks tab allows you to configure various clock sources and the FLL/PLL tab allows you to configure the (frequency-locked loop) FLL and phase-locked loop (PLL) inside  $PSoC^{\sim}$  6 MCU. Switch to the Clocks tab in the DWR window, and double-click any row in the table of clocks or click the Edit **Clock** button to open the **Configure System Clocks dialog**, as Figure 6 shows.



Clock settings in PSoC™ Creator Figure 6

In ModusToolbox DE, the **System** tab in the **Device Configurator** (design.modus) provides the options for configuring the clocks. Figure 7 shows how to configure system clocks using ModusToolbox<sup>™</sup>.



## 4 Clocking



Figure 7 Clock settings in ModusToolbox™

#### Crystal oscillators 4.1.1

#### **ECO** 4.1.1.1

The ECO block requires an external crystal (16 MHz to 35 MHz) connection to appropriate pins as shown in Figure 8.



Figure 8 **ECO** connections

In PSoC<sup>™</sup> 6 MCU, the external crystal connects to Port 12[6] and 12[7]. When the ECO is enabled, the corresponding I/O pins are configured appropriately by both PSoC<sup>™</sup> Creator and ModusToolbox<sup>™</sup> IDE to interface the external crystal.

Crystal manufacturers typically provide numerical values for parameters, namely the maximum drive level (DL), the equivalent series resistance (ESR), and the parallel load capacitance (C<sub>1</sub>). These data should be entered in the Configure ECO settings to configure the ECO appropriately. The external load capacitors for the ECO are calculated as:

$$C = 2 \times (C_L - C_S) - C_P$$

where C<sub>1</sub> - Crystal load capacitor as per the crystal datasheet

C<sub>S</sub> – PCB stray capacitance. A well-designed PCB to minimize the stray capacitance includes a grounded copper wire between the crystal input and output wires.

C<sub>P</sub> – Package pin to ground parasitic capacitance (typical value of 3 pF. See the device datasheet for more details on pin parasitic capacitance).



## 4 Clocking

It should be noted that the ECO available as part of the BLE radio has its own pins (XI and XO). You can add the load capacitor, crystal accuracy, and startup time details in the AltHF clock configure window as shown in Figure 9. External load capacitors for the BLE ECO are not required.



Configuring BLE ECO in PSoC<sup>™</sup> Creator and ModusToolbox<sup>™</sup> Figure 9

#### 4.1.1.2 **WCO**

The WCO block requires an external 32.768-kHz crystal along with input and output load capacitors for proper operation. This is shown in Figure 10.



## 4 Clocking



Figure 10 WCO connections

In addition, the WCO block can be bypassed altogether and a 32.768-kHz external sine wave can be directly fed to the WCO\_OUT pin. In this configuration, the WCO\_IN pin should be left floating. To bypass the WCO using PSoC<sup>™</sup> Creator, enable WCO in **Configure System clocks** window and set the **Clock port** radio button in the **Configure WCO** dialog box to **Bypass (External sine wave)** as shown in Figure 11. In ModusToolbox enable WCO in the **Device Configurator** (design.modus) and set the Clock Port to **Bypass (External sine wave)** as shown in Figure 12. This will configure the WCO block to route a 32.768-kHz clock (sine wave signal) on WCO\_OUT pin to RTC and LFCLK. Make sure that the WCO\_IN pin is not used and left floating in the design.

The external load capacitors for the WCO are calculated as:

$$C = 2 \times (C_L - C_S) - C_P$$

where C<sub>L</sub> - Crystal load capacitor as per the crystal datasheet

C<sub>S</sub> – PCB stray capacitance. A well-designed PCB to minimize the stray capacitance includes a grounded copper wire between the crystal input and output wires.

C<sub>P</sub> – Package pin to ground parasitic capacitance (typical value of 3 pF. See the device datasheet for more details on pin parasitic capacitance).



## 4 Clocking



Figure 11 Configure WCO option in PSoC<sup>™</sup> Creator



Figure 12 Configure WCO in ModusToolbox™

## 4.1.2 External clock

In PSoC<sup>™</sup> 6 MCU, a 0–100 MHz-range clock can be connected to an EXT\_CLK pin (P0[0] or P0[5]) and routed to various blocks inside PSoC<sup>™</sup>. This is shown in Figure 13 and Figure 14. When a pin is selected for receiving the external clock, it is automatically configured and reserved for EXTCLK by both PSoC<sup>™</sup> Creator and ModusToolbox<sup>™</sup>. PSoC<sup>™</sup> expects a 0-100 MHz-range digital signal with a 45-55% duty cycle on the EXTCLK input.



## 4 Clocking



Figure 13 Routing external clock in PSoC<sup>™</sup> Creator



Figure 14 Routing external clock in ModusToolbox™

In addition, the output of CLK\_HF4 can be routed out through P0[0] or P0[5]. Note that both the EXTCLK input and CLK\_HF4 output use the same signal path. Hence only one of them can be active at a time. To use P0[0] or P0[5] as EXTCLK input, the HSIOM setting should be set to SRSS\_EXT\_CLK and drive mode should be configured as high impedance digital with input buffer enabled. To use the pin as CLK\_HF4 output, the HSIOM setting should be set to SRSS\_EXT\_CLK and drive mode should be configured as strong drive with input buffer disabled.



## 4 Clocking



Figure 15 CLK\_HF4 option in PSoC<sup>™</sup> Creator



Figure 16 CLK\_HF4 option in ModusToolbox<sup>™</sup>



**5 Reset** 

#### 5 Reset

PSoC<sup>™</sup> 6 MCU has a reset pin, XRES, which is active LOW. You have to externally pull up the XRES pin to VDDD via a  $4.7k\Omega$  resistor. This will make sure that the XRES pin is not left floating in the design and the device can function properly. You can also connect a capacitor (typically 0.1 µF) to the XRES pin, as Figure 17 shows, to filter out glitches and give the reset signal better noise immunity. Optionally, if PSoC<sup>™</sup> is controlled by an external host, the XRES pin can be directly driven by the host.



Figure 17 **XRES pin connection** 



## 6 Programming and debugging

#### **Programming and debugging** 6

The PSoC<sup>™</sup> MCU Program and Debug interface provides a communication gateway for an external device to perform programming or debugging. The external device can be a Infineon-supplied programmer and debugger or a third-party device that supports programming and debugging. The serial wire debug (SWD) or the JTAG interface can be used as the program/debug protocol between the external device and PSoC<sup>™</sup> 6 MCU. In addition, PSoC 6 MCU supports Arm Embedded Trace Macrocell (ETM) on the Cortex -M4 CPU.

#### 6.1 **SWD**

For SWD programming or debugging, you can use the onboard programmer/debugger of PSoC<sup>™</sup> 6 MCU Kits (KitProg), or connect PSoC<sup>™</sup> BLE 6 to an external debugger such as CY8CKIT-002 MiniProg3 via any connector supported by the debugger. MiniProg3 supports a 10-pin and a 5-pin connector for SWD programming and debugging (see Figure 18). In addition to SWD, PSoC<sup>™</sup> 6 MCU supports single-wire viewer (SWV) interface defined by Arm<sup>™</sup>. The SWV interface is used for program and data monitoring, where the firmware may output data in a method similar to "printf" debugging on PCs, using a single pin. The SWV support in MiniProg3 is available only on the 10-pin header (see Figure 19).



Figure 18 SWD connector pin maps for MiniProg3



SWD+SWV connector pin maps for MiniProg3 Figure 19

Figure 20 shows the SWD and SWV connections in PSoC<sup>™</sup> 6 MCU.



Figure 20 SWD/SWV connections to PSoC<sup>™</sup> 6 MCU

#### 6.2 **JTAG**

For JTAG programming and debugging, external debuggers like MiniProg3 or ULINK can be used. Both 4-wire and 5-wire JTAG programming is supported in PSoC<sup>™</sup> 6 MCU. Figure 21 shows the JTAG connections to PSoC<sup>™</sup> 6 MCU. MiniProg3 supports 4-wire JTAG programming (see Figure 22) on the 10-pin connector.



## 6 Programming and debugging



JTAG connections to PSoC<sup>™</sup> 6 MCU Figure 21



Figure 22 JTAG connections in MiniProg3 10-pin header

#### 6.3 **ETM**

The Cortex<sup>®</sup>-M4 CPU in PSoC<sup>™</sup> 6 MCU supports ETM. Any ETM trace viewers can be used with PSoC<sup>™</sup> 6 MCU. ETM trace connections to  $PSoC^{T}$  6 MCU are shown in Figure 23.



Figure 23 **ETM connections to PSoC<sup>™</sup> 6 MCU** 

#### 6.4 **Debug select**

The SWD and JTAG pins could be used for other functionality when the devices are not being programmed; see the device datasheet for the possible functionality details. However, if you need to use SWD/JTAG pins for run-time debugging, select SWD/4-wire JTAG/5-wire JTAG, instead of GPIO, from the Debug Select pull-down list in the System tab of the DWR window, as Figure 24 shows. Figure 25 shows the corresponding debug settings in ModusToolbox<sup>™</sup> IDE. In this case, the pins cannot be used for other functionality any longer. Similarly, if SWV and/or ETM trace is required, the appropriate option can be selected in the Debug Select dropdown (SWD+SWV) and checking the Embedded Trace (ETM) checkbox.



## 6 Programming and debugging



Figure 24 PSoC<sup>™</sup> Creator debug settings



Figure 25 ModusToolbox<sup>™</sup> debug settings



7 GPIO pins

#### **GPIO** pins 7

PSoC<sup>™</sup> 6 MCU provides flexible GPIO pins. All GPIO pins can be controlled by firmware. Most of them also have alternative connections to PSoC<sup>™</sup> 6 MCU peripherals. Different peripherals have different dedicated or fixed pins for their terminals. You get the best performance when a peripheral is connected to its own dedicated pin or pins. However, for flexibility, you can connect the peripheral to other pins at the cost of using some internal routing resources. The flexibility of PSoC<sup>™</sup> devices and the capability of its I/O to route most signals to most pins greatly simplify circuit design and board layout. If a peripheral has fixed pins, then you can connect it only to those pins.

#### I/O pin selection 7.1

When you design a hardware system, based on PSoC<sup>™</sup> 6 MCU, you should assign the GPIO pins in the following sequence as shown in Table 4. See the device datasheet to determine whether the peripheral block listed in Table 4 is supported by your PSoC<sup>™</sup> 6 MCU device.

Table 4 I/O pin selection guide

| Block                                | Pin name   | Port#[Pin#]    | Fixed/<br>dedicated | Remarks                                                                                                                                                                                                                                                                                  |
|--------------------------------------|------------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System function pin                  | S          |                | 1                   |                                                                                                                                                                                                                                                                                          |
| Run-time Debug                       |            |                | Fixed               | If you need run-time debugging, trace, or SWV support, select the appropriate setting in the System settings explained in Debug select. The selection will automatically lock the required IOs for the purpose.                                                                          |
| External Crystal<br>Oscillator (ECO) | ECO_IN     | P12[6]         | Fixed               | External crystal frequency range: (16 MHz                                                                                                                                                                                                                                                |
|                                      | ECO_OUT    | P12[7]         | Fixed               | – 35 MHz); Use this ECO when BLE ECO is<br>not used or the required crystal frequen<br>is not 16/32 MHz.                                                                                                                                                                                 |
| Watch Crystal                        | WCO_IN     | P0[0]          | Fixed               | If you need a highly accurate and low-                                                                                                                                                                                                                                                   |
| Oscillator (WCO)                     | WCO_OUT    | P0[1]          | Fixed               | frequency clock for RTC or Deep Sleep wakeup purpose, use the WCO block with an external 32.768-kHz crystal or clock. Note that the WCO block is present in the device's backup domain and is available, even when the VDDD of the device is removed (VBACKUP supply should be present). |
| Wakeup (Hibernate                    | HIB_WAKEUP | P0[4] or P1[4] | Fixed               | The hibernate wakeup pin is used to wake                                                                                                                                                                                                                                                 |
| and PMIC controller)                 | WAKEUP_OUT | P0[5]          | Fixed               | PSoC <sup>™</sup> 6 MCU from the hibernate mode.  To wake up PMICs that supply V <sub>DDD</sub> , use                                                                                                                                                                                    |
|                                      | WAKEUP_IN  | P0[4]          | Fixed               | the WAKEUP_OUT pin. The PMIC wakeup signal can be generated from internal RTC alarms or an input on P0[4] (WAKEUP_IN).                                                                                                                                                                   |



# 7 GPIO pins

| Table 4 (continued) I/O | pin selection guide |
|-------------------------|---------------------|
|-------------------------|---------------------|

| Block          | Pin name             | Port#[Pin#]                   | Fixed/<br>dedicated | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|----------------------|-------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External Clock | EXT_CLK              | P0[0] or P0[5]                | Fixed               | Configure the pin as input (high impedance digital) for receiving the external clock.                                                                                                                                                                                                                                                                                                                                     |
|                |                      |                               |                     | Configure the pin as output (strong drive with input buffer disabled) for routing internal clock (CLK_HF4) out.                                                                                                                                                                                                                                                                                                           |
| Analog pins    |                      |                               |                     |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Low-Power      | LPCOMP.IN_P          | P5[6], P6[2]                  | Dedicated           | PSoC <sup>™</sup> 6 MCU has two low-power                                                                                                                                                                                                                                                                                                                                                                                 |
| Comparator     | LPCOMP.IN_N          | P5[7], P6[3]                  | Dedicated           | comparators that can work in all system power modes.                                                                                                                                                                                                                                                                                                                                                                      |
| Opamp          | Vplus Input          | P9[0], P9[6],<br>P9[5], P9[7] | Dedicated           | PSoC <sup>™</sup> 6 MCU has up to two opamps.<br>These opamps are operational in Deep                                                                                                                                                                                                                                                                                                                                     |
|                | Vminus Input         | P9[1], P9[4]                  | Dedicated           | Sleep power mode and can be used for buffering, pre-amplifier, voltage follower                                                                                                                                                                                                                                                                                                                                           |
|                | Output               | P9[2], P9[3]                  | Dedicated           | and sample and hold operations by peripherals like SAR ADC and CTDAC. Note that this feature is not available in CY8C61x8/A, CY8C62x8/A, CY8C61x5, and CY8C62x5 devices. Note that the availability of pins depends on the selected PSoC™ 6 MCU device. See the respective device datasheet for the pin availability. For more details, see the Continuous Time Block mini (CTBm) chapter in PSoC™ 6 MCU Architecture TRM |
| CAPSENSE™      | CMOD                 | P7[1] or P7[2]<br>or P7[7]    | Fixed               | For the self-capacitance method, connect a modulator capacitor to the CMOD pin                                                                                                                                                                                                                                                                                                                                            |
|                | C <sub>SH_TANK</sub> | P7[1] or P7[2]<br>or P7[7]    | Fixed               | and reservoir capacitor to the CSH_TANK pin.                                                                                                                                                                                                                                                                                                                                                                              |
|                | CINT1                | P7[1]                         | Fixed               | For the mutual-capacitance method, connect two integrating capacitors CINT1                                                                                                                                                                                                                                                                                                                                               |
|                | CINT2                | P7[2]                         | Fixed               | and CINT2 pins. See the CAPSENSE <sup>™</sup> sections for details.                                                                                                                                                                                                                                                                                                                                                       |
| SAR ADC        | SAR ADC pins         | P10[0]-P10[7]                 | Dedicated           | Port 10 has the dedicated connection to SAR ADC. You can route the ADC connection to other ports using AMUX A and AMUX B. Port 9 is the preferred port after port 10 because connection to other ports involve additional switch resistance in their paths.                                                                                                                                                               |

Digital pins



# 7 GPIO pins

(continued) I/O pin selection guide Table 4

| Block                                           | Pin name            | Port#[Pin#]                                               | Fixed/<br>dedicated | Remarks                                                                                                                                                                                                                                                                             |
|-------------------------------------------------|---------------------|-----------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer/Counter<br>Pulse-Width<br>Modulator (TCPW | TCPWM pins          | See the<br>device<br>datasheet                            | Dedicated           | PSoC <sup>™</sup> 6 MCU has up to 32 TCPWM<br>blocks with each block having two<br>complimentary PWM signals. All these<br>signals are routed to dedicated GPIO pins.                                                                                                               |
| Serial<br>Communication<br>Block (SCB)          | SCB pins            | See the<br>device<br>datasheet                            | Fixed               | CY8C61x6/7, CY8C62x6/7, and CY8C63x6/7 devices have up to 9 SCBs out of which 8 SCBs can be configured as SPI, I <sup>2</sup> C, or UART. One SCB supports only I <sup>2</sup> C or SPI mode and is available in Deep Sleep power mode.                                             |
|                                                 |                     |                                                           |                     | CY8C62x8/A devices have up to 13 SCBs out of which 8 SCBs can be configured as SPI, I <sup>2</sup> C, or UART, four SCBs can be either UART or I <sup>2</sup> C, and one SCB is operational in Deep Sleep supporting I <sup>2</sup> C or SPI mode. CY8C62x4, CY8C61x5, and CY8C62x5 |
|                                                 |                     |                                                           |                     | devices have 7 SCBs out of which 6 SCBs can be configured as SPI, I <sup>2</sup> C, or UART and one SCB is operational in Deep Sleep supporting I2C or SPI mode.                                                                                                                    |
| Serial Memory<br>Interface (SMIF)               | SMIF pins           | P11[0]-P11[7]<br>P12[0]-P12[4]                            | Fixed               | The SMIF block uses fixed pins. See the SMIF section and device datasheet for details on these pins.                                                                                                                                                                                |
| Secure Data Host<br>Controller (SDHC)           | SDHC pins           | See the device datasheet                                  | Fixed               | The SDHC block uses fixed pins. See the SDHC section and device datasheet for details on these pins.                                                                                                                                                                                |
| Controller Area<br>Network<br>(CAN FD)          | CAN pins            | P5[0], P5[1]                                              | Fixed               | CAN with Flexible Data rate (CAN FD). CAN FD block is available in CY8C61x5, CY8C62x5, and CY8C62x4 devices only. See the device datasheet.                                                                                                                                         |
| Segment LCD                                     | Com and Seg<br>pins | Routing is<br>available to<br>almost all<br>the GPIO pins | -                   | Segment LCD drive block is available in CY8C61x5, CY8C62x5, and CY8C62x4 devices only. This block can operate in Deep Sleep power mode. See the device datasheet.                                                                                                                   |
| Audio PDM<br>Block                              | PDM_DATA<br>PDM_CLK | See the<br>device<br>datasheet                            | Fixed               | The Audio subsystem consists of an I2S block and two PDM channels.  CY8C62xA devices have two I2S blocks and two PDM channels                                                                                                                                                       |
|                                                 |                     |                                                           |                     | See the Audio Subsystem section and device datasheet for details on these pins                                                                                                                                                                                                      |



## 7 GPIO pins

Table 4 (continued) I/O pin selection guide

| Block |     | Pin name                                                                            | Port#[Pin#]              | Fixed/<br>dedicated | Remarks |
|-------|-----|-------------------------------------------------------------------------------------|--------------------------|---------------------|---------|
|       | 12S | I2S_TX_SCK I2S_TX_WS I2S_TX_SDO I2S_RX_SCK I2S_RX_WS I2S_RX_SDO I2S_RX_SDO I2S_MCLK | See the device datasheet | Fixed               |         |

Note:

For some devices in the PSoC<sup>™</sup> 6 MCU family, simultaneous GPIO switching with unrestricted drive strengths and frequency can induce noise in on-chip subsystems affecting CAPSENSE<sup>™</sup> and ADC results. For more details. see the Errata section of the corresponding device datasheet.



8 Analog module design tips

### Analog module design tips 8

#### **CAPSENSE**<sup>™</sup> 8.1

In the self-capacitance mode, you can connect any PSoC<sup>™</sup> 6 MCU pin to a CAPSENSE<sup>™</sup> sensor except **CMOD** (or **C\_MOD**) pin, which is reserved for the modulating capacitor ( $C_{MOD}$ ) function. In PSoC<sup> $^{\text{M}}$ </sup> 6 MCU, CMOD should be connected to P7[1] or P7[2] or P7[7]. When you need to use a shield electrode for waterproofing or proximity features, you may also need to reserve the CTANK (or C\_SH\_TANK) pin for the tank capacitor, C<sub>SH\_TANK</sub>. In PSoC<sup>™</sup> 6 MCU, C<sub>SH TANK</sub> can be connected to P7[1] or P7[2] or P7[7]. If the parasitic capacitance of the shield is less than 200 pF, it is optional to use C<sub>SH TANK</sub>; otherwise, it is recommended to use the tank capacitor for improved water tolerance. The value for  $C_{MOD}$  is usually 2.2 nF. The value of  $C_{SH\_TANK}$  is usually 10 nF. In mutual capacitance, you can connect any PSoC<sup>™</sup> 6 MCU pin to a CAPSENSE<sup>™</sup> Rx/Tx sensor. Two integrating capacitors (C<sub>INT1</sub> and C<sub>INT2</sub>) are required for proper operation. A 470-pF capacitor is recommended on C<sub>INT1</sub> and  $C_{INT2}$ . In PSoC<sup>M</sup> 6 MCU,  $C_{INT1}$  and  $C_{INT2}$  should be connected to P7[1] and P7[2].

CAPSENSE<sup>™</sup> detects a finger touch by a tiny variation in the sensor's capacitance (less than 1 pF). It is very sensitive to both signal and noise. Note the PCB layout tips for CAPSENSE<sup>™</sup>. See PSoC<sup>™</sup> 4 and PSoC<sup>™</sup> 6 MCU CAPSENSE<sup>™</sup> Design Guide for more details.

Pins with a large sink current that are close to CAPSENSE<sup>™</sup> pins can introduce an offset to the CAPSENSE<sup>™</sup> module's "GND." Figure 26 illustrates a switch circuit for CAPSENSE<sup>™</sup> in the IDAC source mode. R1 and R2 represent the resistances of PSoC<sup>™</sup> 6 MCU internal traces, and R3 represents the resistance of a PCB trace. A shared return path of sink current and CAPSENSE<sup>™</sup> current is composed of R2 and R3. The closer a pin is to the CAPSENSE<sup>™</sup> pin, the higher is the offset generated with increase in sink current that flows through the return path.



Figure 26 **Sharing return path** 

This offset is undesirable and may cause fluctuations in the CAPSENSE<sup>™</sup> reading and possible false triggers. Offset compensation can be done in firmware, but it is strongly recommended that you remove the offset in the hardware design instead. Keep pins with a large sink current as far as possible from the CAPSENSE™ pins (best practice is by more than three pins). In addition, pay attention to the return path in your PCB. See AN57821 – PSoC<sup>™</sup> 3, PSoC<sup>™</sup> 4, and PSoC<sup>™</sup> 5LP Mixed-Signal Circuit Board Layout Considerations for more details on mixed-signal circuit design.

The CAPSENSE<sup>™</sup> block can be time shared for implementing both mutual and self-capacitance mode of sensing. For this, one has to connect the CMOD capacitor to P7[7] for CSD mode of sensing and CINT1 and CINT2 capacitors to P7[1]/P7[2] for CSX mode of sensing. This method, however, does not allow the use of a tank capacitor for CSD operation.

In PSoC<sup>™</sup> 6 MCU, follow the pin preference shown in Table 5 for routing the CAPSENSE<sup>™</sup> sensor, shield, and Rx and Tx signals in your design. This preference is based on the pin's proximity to the CAPSENSE™ block inside PSoC<sup>™</sup> 6 MCU. Choosing a lower preference port might result in slight performance degradation. If the board



## 8 Analog module design tips

design/routing suits a lower-preference I/O port, it can be selected. Use this preference only if routing is not a constraint.

**CAPSENSE**<sup>™</sup> port preference for routing Table 5

| Preference        | CAPSENSE <sup>™</sup> sensor                          | <b>CAPSENSE</b> <sup>™</sup> shield | CAPSENSE <sup>™</sup> Rx | CAPSENSE <sup>™</sup><br>Tx |  |  |
|-------------------|-------------------------------------------------------|-------------------------------------|--------------------------|-----------------------------|--|--|
| First Preference  | Port 5, Port 6, Port 7, Por                           | Any Port                            |                          |                             |  |  |
| Second Preference | Second Preference Port 9 and Port 10                  |                                     |                          |                             |  |  |
| Third Preference  | ference Port 0, Port 1, Port 11, Port 12, and Port 13 |                                     |                          |                             |  |  |

Note:

Simultaneous GPIO switching with unrestricted drive strengths and frequency can affect CAPSENSE™ performance. For selecting GPIO pins for CAPSENSE<sup>™</sup> sensors, follow the recommendations given in AN85951 - PSoC<sup>™</sup> 4 and PSoC<sup>™</sup> 6 MCU CAPSENSE<sup>™</sup> Design Guide.

A quick CAPSENSE<sup>™</sup> layout rule checklist is provided in Table 6.

**CAPSENSE**<sup>™</sup> layout quick guide Table 6

| Category               |                  | Min                              | Max    | Remarks/recommendations |                                                                                                                          |
|------------------------|------------------|----------------------------------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Sensor<br>Construction | Sensor Material  |                                  | N/A    | N/A                     | Copper, Indium Tin Oxide (ITO),<br>printed ink on substrates such as<br>glass, flex PCB                                  |
|                        | Overlay Mate     | erial                            | N/A    | N/A                     | Needs to be non-conductive material with high permittivity: Glass, ABS Plastic, Formica Avoid using conductive paints on |
|                        | Widest           |                                  |        |                         | the overlay                                                                                                              |
|                        | Widget<br>Button | Shape                            |        |                         | Circle or rectangular with curved                                                                                        |
|                        |                  |                                  |        |                         | edges                                                                                                                    |
|                        |                  | Size                             | 5 mm   | 15 mm                   | 10 mm                                                                                                                    |
|                        |                  | Clearance to ground hatch        | 0.5 mm | 2 mm                    | Should be equal to overlay thickness                                                                                     |
|                        |                  | Overlay<br>thickness             | N/A    | 5 mm                    |                                                                                                                          |
|                        | Slider           | Width of segment                 | 1.5 mm | 8 mm                    | 8 mm                                                                                                                     |
|                        |                  | Clearance<br>between<br>segments | 0.5 mm | 2 mm                    | 0.5 mm                                                                                                                   |
|                        |                  | Height of segment                | 7 mm   | 15 mm                   | 12 mm                                                                                                                    |
|                        |                  | Overlay<br>thickness             | N/A    | 5 mm                    |                                                                                                                          |



# 8 Analog module design tips

Table 6 (continued) CAPSENSE<sup>™</sup> layout quick guide

| Category         |                  |                                      | Min     | Max                                                               | Remarks/recommendations                                                                                                                                                                                 |
|------------------|------------------|--------------------------------------|---------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | Overlay Adhesiv  | ve                                   | N/A     | N/A                                                               | Use a nonconductive adhesive film for bonding the overlay and the PCB. 3M <sup>™</sup> makes a high-performance acrylic adhesive called 200MP that is widely used in CAPSENSE <sup>™</sup> applications |
| PCB Layout       | Sensor Traces    | Width                                | N/A     | 7 mil                                                             | Use the minimum width possible with the PCB technology that you use                                                                                                                                     |
|                  |                  | Length                               | N/A     | 300 mm<br>for a<br>standard<br>(FR4) PCB<br>50 mm for<br>flex PCB | Keep as low as possible                                                                                                                                                                                 |
|                  |                  | Clearance to ground and other traces | 0.25 mm | N/A                                                               | Use maximum clearance while keeping the trace length as low as possible                                                                                                                                 |
|                  |                  | Routing                              | N/A     | N/A                                                               | Route on the opposite side of the sensor layer. Isolate from other traces. If any non-CAPSENSE™ trace crosses the CAPSENSE™ trace, ensure that intersection is orthogonal. Do not use sharp turns       |
|                  | Via              | Number of vias                       | 1       | 2                                                                 | At least one via is required to route the traces on the opposite side of the sensor layer                                                                                                               |
|                  |                  | Hole size                            | N/A     | N/A                                                               | 10 mil                                                                                                                                                                                                  |
|                  | Ground           | Hatch fill percentage                | N/A     | N/A                                                               | Use hatch ground to reduce parasitic capacitance. Typical hatching: 25% on the top layer (7-mil line, 45-mil spacing) 17% on the bottom layer(7-mil line, 70- mil spacing)                              |
| Liquid Tolerance | Shield electrode | Spread                               | N/A     | 1 cm                                                              | If you have PCB space, use 1-cm spread                                                                                                                                                                  |
|                  | Guard sensor     | Shape                                | N/A     | N/A                                                               | Rectangle with curved edges Recommended thickness of guard trace is 2 mm and distance of guard trace to shield electrode is 1 mm                                                                        |
| EMC              | Series resistor  | Placement                            | N/A     | N/A                                                               | Place the resistor within 10 mm of the PSoC <sup>™</sup> pin                                                                                                                                            |



## 8 Analog module design tips

#### 8.2 **SAR ADC**

PSoC<sup>™</sup> 6 MCU has a 12-bit differential SAR ADC (CY8C62x4 has two 12-bit SAR ADCs), with a sampling rate up to 2 Msps. Note that the maximum sampling rate of the SAR ADC depends on the selected PSoC<sup>™</sup> 6 device. See the respective device datasheet to know the maximum SAR ADC sampling rate of the device. As mentioned in I/O pin selection, SAR ADC uses dedicated GPIO pins for multichannel inputs. They provide the lowest parasitic path resistance and capacitance. You can also route the signals from other pins to the SAR ADC using the internal analog bus, but doing so will introduce high switch resistance (R<sub>SW</sub> in Figure 27) and additional parasitic capacitance.

SAR ADC in PSoC<sup>™</sup> 6 MCU has the following options for voltage reference:

- Internal V<sub>RFF</sub> (1.2 V or 0.8 V reference from AREF)
- $V_{DDA}$
- $V_{DDA}/2$
- External V<sub>REF</sub>

PSoC<sup>™</sup> 6 MCU also has an internal precision reference of 1.2 V (±1 percent). You can use other internal references, including V<sub>DDA</sub> and V<sub>DDA</sub> / 2, to extend the SAR ADC's input range. However, note that the accuracy of V<sub>DDA</sub> and V<sub>DDA</sub> / 2 as references depends on your power system design, and it probably cannot be better than the 1.2-V precision reference. When you use the internal reference or V<sub>DDA</sub> / 2 as your reference, a bypass capacitor on the VREF pin can help you run the SAR ADC at a faster clock. See Table 7 for details.

Table 7 **References for SAR ADC** 

| References                                        | VDDA            | Maximum SAR ADC clock frequency | Maximum sample rate | Supported devices                                                   |
|---------------------------------------------------|-----------------|---------------------------------|---------------------|---------------------------------------------------------------------|
| External reference                                | 1.7 V -3.6<br>V | 18 MHz                          | 1 Msps              | All PSoC <sup>™</sup> 6 devices                                     |
|                                                   | 2.7 V -3.6<br>V | 36 MHz                          | 2 Msps              | CY8C62x4, CY8C61x5, CY8C62x5<br>CY8C62x8/A, and CY8C61x8/A devices. |
| Internal reference<br>without bypass<br>capacitor | 1.7 V -3.6<br>V | 1.8 MHz                         | 200 ksps            | CY8C62x4, CY8C61x5, CY8C62x5<br>CY8C62x8/A, and CY8C61x8/A devices. |
|                                                   |                 |                                 | 100 ksps            | CY8C61x6/7, CY8C62x6/7 and CY8C63x6/7 devices                       |
| Internal reference with bypass capacitor          | 1.7 V -3.6<br>V | 18 MHz                          | 1 Msps              | All PSoC <sup>™</sup> 6 devices                                     |
| V <sub>DDA</sub> as reference                     | 1.7 V -2.7<br>V | 18 MHz                          | 1 Msps              | All PSoC <sup>™</sup> 6 devices                                     |
|                                                   | 2.7 V -3.6<br>V | 36 MHz                          | 2 Msps              | CY8C62x4, CY8C61x5, CY8C62x5<br>CY8C62x8/A, and CY8C61x8/A devices. |

If you need a reference with a higher accuracy or a specific voltage value, you can connect a custom external reference and a bypass capacitor to the VREF pin.

The SAR ADC is differential physically. When you select single-ended input mode, you must select the connection for the negative input. There are three options: VSS, VREF, and an external pin. The SAR ADC's input range is affected by the selection as well as by the value of the reference voltage. See the chapter "SAR ADC" in PSoC<sup>™</sup> 6 MCU Architecture TRM: devices for more information.



## 8 Analog module design tips

Note:

Simultaneous GPIO switching with unrestricted drive strengths and frequency can affect ADC performance. For more details, see the Errata section of the corresponding device datasheet.

#### 8.2.1 **SAR ADC acquisition time**

Another parameter of concern is the SAR ADC acquisition time, which depends on your hardware design, as Figure 27 shows.



Equivalent sample and hold circuit of PSoC<sup>™</sup> 6 MCU SAR ADC Figure 27

V<sub>SRC</sub> is the sampled signal source, and R<sub>SRC</sub> is its output resistance. R<sub>SW</sub> is the resistance of the path from a dedicated pin to the SAR ADC input. C<sub>HOLD</sub> is the sample and hold capacitance. See the respective PSoC<sup>™</sup> 6 MCU device datasheet for the values of R<sub>SW</sub> and C<sub>HOLD</sub>.

Figure 28 shows how C<sub>HOLD</sub> is charged during the acquisition time. During the acquisition time, the switch in Figure 27 is on. Assuming that  $C_{HOLD}$  is charged from 0, the acquisition time is the time required to charge  $C_{HOLD}$ to a voltage level (V<sub>HOLD</sub>) such that the error (V<sub>SRC</sub> – V<sub>HOLD</sub>) is less than the ADC's resolution.



Figure 28 **CHOLD** charging process

If the error is smaller than half the ADC's resolution (1/2 \* LSB), it should be okay. The error can be related to the acquisition time in the following equation:

$$Error = V_{SRC} \times e^{-\frac{t_{ACQ}}{\tau}} = V_{SRC} \times e^{-\frac{t_{ACQ}}{(R_{SRC} + R_{SW}) \times C_{HOLD}}}$$



## 8 Analog module design tips

Here, t<sub>ACO</sub> is the acquisition time, while [embedded OLE: embeddings/oleObject1.bin] is the charging time constant.

PSoC<sup>™</sup> 6 MCU provides a 12-bit differential ADC. If V<sub>REF</sub> is the reference voltage, the resolution can be expressed in the following equation:

$$LSB = \frac{2V_{REF}}{2^{12}}$$

This example assumes that the negative input is connected to V<sub>REF</sub>, so that V<sub>SRC</sub> has an input range from 0 to 2  $V_{REF}$ . If the acquisition time is 9 \* ( $R_{SRC} + R_{SW}$ ) \*  $C_{HOLD}$ , the error can be expressed as follows:

$$Error = V_{SRC} \times e^{-9} \approx \frac{V_{SRC}}{8013} < \frac{2V_{REF}}{8013} \approx \frac{1}{2} \times \frac{2V_{REF}}{2^{12}} = \frac{1}{2} \times LSB$$

This equation shows that you should choose an acquisition time that is longer than 9 \* (R<sub>SRC</sub> + R<sub>SW</sub>) \* C<sub>HOLD</sub> to make the error less than 1/2 \* LSB of the 12-bit ADC.

In conclusion, pay attention to the output resistance of the sampled signal source, R<sub>SRC</sub>, and the resistance introduced by PCB traces in your ADC hardware design. These determine the acquisition time and therefore the sampling rate. For example, in the CY8C62x4 device, the input resistance (R<sub>SW</sub>) and input capacitance (C<sub>HOLD</sub>) of the SAR ADC are 1 k $\Omega$  and 5 pF, respectively. If the output resistance of the sampled signal source is negligible, then the acquisition time of the SAR ADC can be calculated as 9 \* (RSW) \* C<sub>HOLD</sub>, which is approximately 45 ns.

#### 8.3 **CTDAC**

The PSoC<sup>™</sup> 6 MCU analog subsystem supports a 12-bit continuous time digital-to-analog converter (CTDAC). The 12-bit DAC provides a continuous time output without the need for an external sample-and-hold (S/H) circuit. The CTDAC block can be used in applications that require voltage references, bias, or analog waveform output. CTDAC can have one of the following sources as the input voltage reference:

- $V_{DDA}$
- Internal V<sub>REF</sub>
- External voltage reference

The opamp OA1 in the CTBm block is configured as a voltage follower and used to route the external signal as the reference voltage to the CTDAC. The external signal is routed to the DAC using AMUX and therefore any GPIO can be used to connect the external signal. Note that any signal on the OA1 output terminal can be used as an external signal source if OA1 is disabled. In that case, the signal will be loaded by the DAC's resistive ladder directly. Therefore, the impact of such loading should be considered.

Note: CY8C61x8/A, CY8C62x8/A, CY8C61x5, and CY8C62x5 devices do not contain the CTDAC block.

The CTDAC output can be routed in three different paths. Table 8 shows the CTDAC output ports.

Table 8 **CTDAC output paths** 

| CTDAC Output mode                                                 | Port#[Pin#] |
|-------------------------------------------------------------------|-------------|
| Direct output path                                                | P9[6]       |
| Buffered output path via Opamp0                                   | P9[2]       |
| Sample and hold path using Opamp0 and C <sub>HOLD</sub> capacitor | P9[2]       |



9 Using external memory in the design

# 9 Using external memory in the design

PSoC<sup>™</sup> 6 MCU has a provision for interfacing with an external memory if your design requires it. The serial memory interface (SMIF) IP block is used for this purpose. The SMIF block primarily implements a single-SPI, dual-SPI, quad-SPI, or octal-SPI communication to interface with external memory chips. The SMIF block's primary use case is to set up the external memory and have it mapped to the PSoC<sup>™</sup> memory space using the hardware. The SMIF block connects to dedicated pins. Therefore, if your design requires the use of an external memory, then the corresponding pins should be used. See the device datasheet for more details on the pins.



Figure 29 Serial memory interfacing with PSoC<sup>™</sup> 6 MCU



### 10 USB connection

#### 10 **USB** connection

The USB block is available as a fixed-function digital block in the PSoC<sup>™</sup> device. It supports full-speed communication (12 Mbps) and is designed to be compliant with USB 2.0. The USB block includes the transmitter and receiver, which correspond to the USB physical layer (USB PHY). The USB PHY in PSoC™ also includes the pull-up resistor on the D+ line to identity the device as Full-Speed type to the host. The PHY integrates the 22- $\Omega$  series termination resistors on the USB lines.

#### PSoC<sup>™</sup> 6 MCU USB pin description 10.1

| Signal     | PSoC <sup>™</sup> 6 MCU pin | Functionality      |
|------------|-----------------------------|--------------------|
| USBDP (D+) | P14[0]                      | Data line          |
| USBDM (D-) | P14[1]                      | Inverted data line |
| VBUS       | VDDUSB                      | USB power supply   |
| GND        |                             | Ground             |

#### PSOC<sup>™</sup> 6 MCU as USB device 10.2

When designing hardware for a USB Device, consider the following:

- Use ferrite beads for VBUS, GND, and receptacle shield
- Use an ESD protection device placed near the USB receptacle



PSoC<sup>™</sup> as USB device Figure 30

VDDUSB powers the USBDM and USBDP pins. For proper operation of the USB block, the VDDUSB supply voltage must in the range of 2.85 V to 3.6 V. When the USB block is not used in the design, the USB D+ and D-pins (USBDM and USBDP pins) can be used as GPIOs. When used as GPIOs, VDDUSB supports an operating voltage of 1.7 V to 3.6 V.



## 11 Antenna design

### **Antenna design** 11

PSoC<sup>™</sup> 63 family of devices includes an on-chip BLE radio. Therefore, antenna design and RF layout become critical for a wireless system that transmits and receives electromagnetic radiation in free space. The wireless range that an end-customer gets out of the system with a current-limited power source such as a coin-cell battery depends greatly on the antenna design, the enclosure, and a good PCB layout. Table 9 provides quick guidelines on antenna and RF layout.

Table 9 Antenna and RF layout quick guide

|                   | Airceillia alla Ki tayout quiek guiac                                                                                                                                                                                                                                                                                                                                                             |                                                                                                            |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|
| PCB Stack up      | Four-Layer PCB                                                                                                                                                                                                                                                                                                                                                                                    | Two-Layer PCB                                                                                              |  |  |
|                   | Infineon strongly recommends 4-layer PCB for all RF designs.                                                                                                                                                                                                                                                                                                                                      | Typically used for simpler and cost-effective applications                                                 |  |  |
|                   | Top Layer: RF IC and components, RF Trace, antenna, decoupling capacitors                                                                                                                                                                                                                                                                                                                         | Top Layer: RF IC and components, RF Trace, antenna, decoupling capacitors Bottom Layer: Solid ground plane |  |  |
|                   | Layer 2: Ground plane                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                            |  |  |
|                   | Layer 3: Power plane<br>Bottom Layer: Non-RF<br>components and signals                                                                                                                                                                                                                                                                                                                            |                                                                                                            |  |  |
| Antenna Placement | Always place the antenna in a corner of the PCB with sufficient clearance as mentioned in the antenna datasheet from the rest of the circuit.                                                                                                                                                                                                                                                     |                                                                                                            |  |  |
|                   | Always follow the antenna designer's/manufacturer's recommended ground pattern for the antenna.                                                                                                                                                                                                                                                                                                   |                                                                                                            |  |  |
|                   | Never place any component, planes, mounting screws, or traces in the antenna keep-out area across all layers.                                                                                                                                                                                                                                                                                     |                                                                                                            |  |  |
|                   | Ensure that the battery cable or mic cable does not cross the antenna trace on the PCB on the either side of the antenna.                                                                                                                                                                                                                                                                         |                                                                                                            |  |  |
|                   | Do not place the antenna close to plastic in the industrial design. Proximity of plastic reduces the resonant frequency.                                                                                                                                                                                                                                                                          |                                                                                                            |  |  |
|                   | Ensure that there is no trace or metallic plane in the antenna keep out area in any of the layers.                                                                                                                                                                                                                                                                                                |                                                                                                            |  |  |
|                   | Antenna must not be covered by a metallic enclosure                                                                                                                                                                                                                                                                                                                                               |                                                                                                            |  |  |
|                   | Ensure that the orientation of the antenna is in line with the final product orientation so that the radiation is maximized in the desired direction.  Plan to have a provision for an antenna-matching network because a lot of parameters in the antenna's proximity can vary its impedance, and therefore, the antenna may need retuning. Verify the antenna matching with the final enclosure |                                                                                                            |  |  |



# 11 Antenna design

| Table 9 (                  | continued) Antenna and RF layout quick guide                                                                                                                                                                                                                                                 |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RF Trace<br>Layout         | Choose the right kind of transmission line (micro strip or Coplanar waveguide (CPWG)) when calculating the trace width needed for a 50-ohm characteristic impedance.                                                                                                                         |
|                            | Ensure that the RF trace has a $50-\Omega$ characteristic impedance and maintain constant width for the RF trace.                                                                                                                                                                            |
|                            | Ensure a clean, uninterrupted ground beneath the RF trace without any other traces crossing the RF trace.                                                                                                                                                                                    |
|                            | Maintain the shortest possible length for the RF trace.                                                                                                                                                                                                                                      |
|                            | Avoid bends in the RF trace. If bends are unavoidable, make a curved bend to maintain a uniform width.                                                                                                                                                                                       |
|                            | Avoid stubs or branching and test points on the RF trace.  Do not place any other traces close to and parallel to the RF trace                                                                                                                                                               |
| Ground Plane               | Allow a wide ground plane beneath the RF trace. It is better to keep a layer completely dedicated for ground.                                                                                                                                                                                |
|                            | Keep the bottom ground plane together with the top ground plane and add vias between the two ground planes to improve the EMI and EMC performance. Cover the corners of the power plane with via holes connecting ground planes on either side of the power plane to arrest the unwanted EMI |
| Power Supply<br>Decoupling | Place the capacitors close to the supply pin on the same layer as the IC with the smallest value capacitor closest.  Use separate vias to the ground for each decoupling capacitor                                                                                                           |
| Vias                       | Use plenty of vias spaced not more than one-twentieth of the wavelength of the RF signals between ground fillings at the top layer and inner ground layer.  Place ground vias immediately next to pins/pads in the top layer and never share via                                             |
|                            | with multiple pins/pads.                                                                                                                                                                                                                                                                     |
|                            | Avoid using vias to route the RF trace to a different layer. Whenever possible, use vias to form a ground fencing around the RF section to isolate it from the rest of the circuit                                                                                                           |
| Capacitors and Inductors   | Use only COG/NPO capacitors for matching network and crystal load. X5R or X7R capacitors can be used for decoupling capacitors.                                                                                                                                                              |
|                            | Use only high-Q capacitors for RF circuits.                                                                                                                                                                                                                                                  |
|                            | For matching networks, use high-Q inductors with a self-resonant frequency (SRF) well above the operating frequency.                                                                                                                                                                         |
|                            | For power supply filtering, use inductors with an SRF close to the noise frequency. Do not place inductors parallel and close to each other                                                                                                                                                  |
| Coexistence with Wi-       | Fi Keep the BLE antenna and Wi-Fi antenna as far apart as possible.                                                                                                                                                                                                                          |
|                            | For antennas with linear polarization, orient the antennas such that they are electrically orthogonal to each other.                                                                                                                                                                         |
|                            | If possible, orient the antennas such that the direction of the nulls of the antennas is collinear.                                                                                                                                                                                          |
|                            | Place via fencing between the BLE and Wi-Fi sections of the board to minimize leakage through the PCB                                                                                                                                                                                        |



#### 11 Antenna design

# 11.1 Support for external power amplifier/low-noise amplifier/RF front-end

Some applications may need a range higher than what is typically supported by the chipset. In such cases, either an external power amplifier (PA) and/or a low-noise amplifier (LNA) can be used to boost the link budget. For the 2.4-GHz radio, there are plenty of front-end ICs that include the power amplifier, low-noise amplifier, switches and controls needed to control them. These controls need to be precisely timed based on the actual transmit and receive timing. If the product has to remain BLE-compliant, ensure that the transmit power level does not exceed 20 dBm.

PSoC<sup>™</sup> 6 MCU has three control signals to control the RF front-end ICs. Figure 31 shows the interfacing of these control signals between PSoC<sup>™</sup> 6 MCU and external RF front-end IC.



Figure 31 Interfacing RF front-end with PSoC<sup>™</sup> 6 MCU

Table 10 lists the control signals, their functions, and the corresponding pin mapping.

Table 10 PSoC<sup>™</sup> 6 MCU control signals for interfacing RF front-end IC

| Control signal | Port#[pin#] | Function                                                                                                                                                               |
|----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LNA_RX_EN      | P7[4]       | This signal is asserted when the receiver is enabled and de-asserted when receiver is off                                                                              |
| PA_TX_EN       | P7[5]       | This signal is asserted when the transmitter is enabled and de-asserted when transmitter is off                                                                        |
| PA_LNA_EN      | P7[6]       | This signal is asserted when either transmitter or receiver is active and de-asserted when neither of them is active. Can be used as chip select for front end modules |



#### 11 Antenna design



Figure 32 Configuring BLE to interface with external RF front-end IC in PSoC<sup>™</sup> Creator



Figure 33 Configuring BLE to interface with external RF front-end IC in ModusToolbox™

You can configure the BLE Component to interface with external RF front-end as shown in Figure 32 and Figure 33 using PSoC<sup>™</sup> Creator and ModusToolbox<sup>™</sup> IDE respectively. For more details on antenna design, see AN91445 – Antenna Design and RF Layout guidelines.



#### 12 Audio subsystem

## 12 Audio subsystem

The audio subsystem in PSoC<sup>™</sup> 6 MCU consists of up to two I2S block and two PDM channels. The PDM channels interface to a PDM microphone's bit-stream output and produce word lengths of 16 to 24 bits at audio sample rate of up to 48 ksps. The I2S interface supports Master mode with Word Clock rates of up to 192 ksps (8-bit to 32-bit words).

Figure 34 and Figure 35 show the interfacing of PDM audio device and I2S audio device with PSoC<sup>™</sup> 6 MCU, respectively.



Figure 34 Interfacing PDM audio device with PSoC<sup>™</sup> 6 MCU



Figure 35 Interfacing I2S audio device with PSoC<sup>™</sup> 6 MCU

I2S can be operated from an external master clock provided through an external IC such as audio codec. Pin P5[0] (clk\_i2s\_if) is used to drive an external clock to the I2S block.

### 12.1 Clock generation for PDM-PCM converter

In PSoC<sup>™</sup> 6 MCU PDM-PCM converter has three stages of clock dividers to generate the clock (PDM\_CKO), which is the input to the external PDM microphone clock input. The three stages are as follows:

- The first stage clock divider is used to generate the actual clock signal (PDM\_CLK) which goes to the PDM-PCM converter. HFClk1 is the input clock for this stage. 1<sup>st</sup> Clock Divisor value can take integer values from 1 to 4
  - PDM\_CLK=HFClk1/1st Clock Divisor
- The second stage is used to generate an internal master clock (MCLK) from the PDM\_CLK. 2<sup>nd</sup> Clock Divisor value can take integer values from 1 to 4
  - MCLK=PDM\_CLK/2<sup>nd</sup> Clock Divisor
- The third stage clock divider is used to generate the clock that goes to the PDM microphone. The third stage divider can take value between 2 and 16
  - PDM CKO=MCLK/3<sup>rd</sup> Clock Divisor

The sample rate (F<sub>s</sub>) for the PDM audio devices is given by the following relation:

F<sub>s</sub>=PDM\_CKO / (2 x Sinc Decimation Rate)



#### 12 Audio subsystem

## 12.2 Clock generation for I2S audio devices

Audio applications require high accuracy clocks and therefore, a highly accurate ECO is required in such applications. Typically, a 17.2032-MHz crystal oscillator is used to generate 22.579 MHz for the 44.1-kHz audio sample rate and 24.576 MHz for the 48-kHz audio sample rate. Table 11 shows the settings of the PLL to generate the required clock frequencies. You can set the divider and multiplier settings of the PLL either manually or automatically. Table 12 shows the clock divider settings for typical audio sample rate and word lengths.

Table 11 PLL multiplier and divider settings

| ECO (MHz) | PLL multiplier (P) | PLL divider (Q) | PLL output frequency (MHz) |
|-----------|--------------------|-----------------|----------------------------|
| 17.2032   | 21                 | 16              | 22.579                     |
| 17.2032   | 10                 | 7               | 24.576                     |

Table 12 Clock divider settings for typical audio sample rates and word lengths

| Audio sample<br>rate (kHz) | PLL output<br>frequency (MHz) | Word length             |                  |                         |                  |                         |                  |
|----------------------------|-------------------------------|-------------------------|------------------|-------------------------|------------------|-------------------------|------------------|
|                            |                               | 8-bit                   |                  | 16-bit                  |                  | 32-bit                  |                  |
|                            |                               | Codec<br>clock<br>(kHz) | Clock<br>divider | Codec<br>clock<br>(kHz) | Clock<br>divider | Codec<br>clock<br>(kHz) | Clock<br>divider |
| 44.1                       | 22.579                        | 705.6                   | 32               | 1411.2                  | 16               | 2882.4                  | 8                |
| 48                         | 24.576                        | 768                     | 32               | 1536                    | 16               | 3072                    | 8                |
| 96                         | 24.576                        | 1536                    | 16               | 3072                    | 8                | 6144                    | 4                |
| 192                        | 24.576                        | 3072                    | 8                | 6144                    | 4                | 12288                   | 2                |

For more details, see the "PDM-PCM" and "I2S Sound Bus" chapters of PSoC<sup>™</sup> 6 MCU: Architecture TRM.



13 Secure digital host controller

## 13 Secure digital host controller

CY8C62xA/8/5 devices of the PSoC<sup> $^{\infty}$ </sup> 6 MCU family have up to two secure digital host controllers (SDHC). The SDHC allows interfacing with embedded multimedia card (eMMC)-based memory devices, secure digital (SD) cards and secure digital input output (SDIO) cards. The SDHC block can be used to connect devices providing the SDIO interface, such as Infineon Wi-Fi products. Figure 36 and Figure 37 shows interfacing of a Wi-Fi device and SD storage with PSoC<sup> $^{\infty}$ </sup> 6 MCU. It is recommended to have pull-up resistors (R\_pull\_up) in the range of 10 k $\Omega$  – 100 k $\Omega$  on the SDIO lines. Also, it is recommended to use series termination resistor of 33  $\Omega$  on the SDIOs lines.



Figure 36 Interfacing Wi-fi device using SDHC in PSoC<sup>™</sup> 6 MCU



### 13 Secure digital host controller



Figure 37 Interfacing SD storage using SDHC in PSoC<sup>™</sup> 6 MCU



14 Summary

## 14 Summary

 $PSoC^{\infty}$  6 MCU provides a flexible solution for designing digital and analog applications. This application note documented the considerations that you need to keep in mind when you build a hardware system around  $PSoC^{\infty}$  6 MCU.



References

## References

### Table 13 Application notes

| Document | Document name                                                                                                        |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------|--|--|
| AN79938  | Design Guidelines for Infineon BGA Packaged Devices                                                                  |  |  |
| AN69061  | Design, Manufacturing, and Handling Guidelines for Infineon Wafer Level Chip Scale<br>Packages                       |  |  |
| AN228571 | Getting Started with PSoC <sup>™</sup> 6 MCU on ModusToolbox <sup>™</sup>                                            |  |  |
| AN221774 | Getting Started with PSoC <sup>™</sup> 6 MCU on PSoC <sup>™</sup> Creator                                            |  |  |
| AN210781 | Getting Started with PSoC <sup>™</sup> 6 MCU with Bluetooth <sup>®</sup> Low Energy (BLE) Connectivity               |  |  |
| AN80994  | Design Considerations for Electrical Fast Transient (EFT) Immunity                                                   |  |  |
| AN57821  | PSoC <sup>™</sup> 3, PSoC <sup>™</sup> 4, and PSoC <sup>™</sup> 5LP Mixed-Signal Circuit Board Layout Considerations |  |  |
| AN91445  | Antenna Design and RF Layout Guidelines                                                                              |  |  |
| AN91184  | PSoC <sup>™</sup> 4 BLE – Designing BLE Applications                                                                 |  |  |
| AN95089  | PSoC <sup>™</sup> 4/PRoC BLE Crystal Oscillator Selection and Tuning Techniques                                      |  |  |
| AN85951  | PSoC <sup>™</sup> 4 and PSoC <sup>™</sup> Analog Coprocessor CAPSENSE <sup>™</sup> Design Guide                      |  |  |



#### A PCB layout tips

#### **PCB** layout tips Α

Before beginning a PCB layout for PSoC<sup>™</sup>, it is a good that is to look at AN57821 – PSoC<sup>™</sup> Mixed - Signal Circuit Board Layout Considerations. Appendix A of that application note shows example PCB layouts and schematics for various PSoC<sup>™</sup> packages.

There are many classic techniques for designing PCBs for low noise and EMC. Some of these techniques include:

- Multiple layers: Although they are more expensive, it is best to use a multilayer PCB with separate layers dedicated to the V<sub>SS</sub> and V<sub>DD</sub> supplies. This gives good decoupling and shielding effects. Separate fills on these layers should be provided for  $V_{SSA}$ ,  $V_{SSD}$ ,  $V_{DDA}$ ,  $V_{DDIO}$ , and  $V_{DDD}$ 
  - To reduce cost, a two-layer or even a single-layer PCB can be used. In that case, you must have a good layout for all V<sub>SS</sub> and V<sub>DD</sub>
- **Ground and power supply:** There should be a single point for gathering all ground returns. Avoid ground loops, or minimize their surface area. All component-free surfaces of the PCB should be filled with additional grounding to create a shield, especially when using two-layer or single-layer PCBs The power supply should be close to the ground line to minimize the area of the supply loop. The supply loop can act as an antenna and can be a major emitter or receiver of EMI
- **Decoupling:** The standard decoupler for external power is a 100-μF capacitor. Supplementary 0.1-μF capacitors should be placed as close as possible to the V<sub>SS</sub> and V<sub>DD</sub> pins of the device to reduce highfrequency power supply ripple
  - Generally, you should decouple all sensitive or noisy signals to improve the EMC performance. Decoupling can be both capacitive and inductive
- Component position: Separate the circuits on the PCB according to their EMI contribution. This will help reduce cross-coupling on the PCB. For example, separate noisy high-current circuits, low-voltage circuits, and digital components. The decoupling capacitors and the inductor (Buck Inductor) should be placed as close as possible to the device pins with minimum trace resistance
- Signal routing: When designing an application, the following areas should be closely studied to improve the EMC performance:
  - Noisy signals. For example, signals with fast for example times
  - Sensitive and high-impedance signals
  - Signals that capture events, such as interrupts and strobe signals

To improve the EMC performance, keep the trace lengths as short as possible and isolate the traces with V<sub>SS</sub> traces. To avoid crosstalk, do not route them near to or parallel to other noisy and sensitive traces

For more information, several references are available:

- The Circuit Designer's Companion, Second Edition, (EDN Series for Design Engineers), by Tim Williams
- PCB Design for Real-World EMI Control (The Springer International Series in Engineering and Computer Science), by Bruce R. Archambeault and James Drewniak
- Printed Circuits Handbook (McGraw Hill Handbooks), by Clyde Coombs
- EMC and the Printed Circuit Board: Design, Theory, and Layout Made Simple, by Mark I. Montrose
- Signal Integrity Issues and Printed Circuit Board Design, by Douglas Brooks



#### **B Schematic checklist**

#### **Schematic checklist** В

The answer to each that is in the following checklist should be Yes (Y) or Not Applicable (N.A.). For example, if you power a PSoC<sup>™</sup> 6 MCU device with an unregulated external supply in your application, you can mark all the items of "Power (regulated external supply)" as N.A.

| Catalog                   | Item                                                                                                                           | Y/N/N.A | Remark |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------|--------|--|
| Power                     | Are the power supply pin connections made in accordance with Power pin connections                                             |         |        |  |
|                           | Are the 0.1- $\mu$ F and 1- $\mu$ F capacitors connected to each VDDD, VDDIO, VDDA, or VDDR pins?                              |         |        |  |
|                           | Are the 10-μF and 0.1-μF capacitors connected to VDD_NS pin?                                                                   |         |        |  |
|                           | Are the voltages (including ripples) at the VDDD and VDDA pins in the range of 1.7 to 3.6 V?                                   |         |        |  |
|                           | Is the VCCD pin connected to a 4.7 μF capacitor?                                                                               |         |        |  |
|                           | If the VRF pin powers BLE, is the pin connected to a 10 μF capacitor?                                                          |         |        |  |
|                           | For CY8C61x6/7, CY8C62x6/7, CY8C63x6/7 devices, is the 2.2-μH inductor connected between VIND1 and VIND2 pins?                 |         |        |  |
|                           | For CY8C61xA/8, CY8C62xA/8, CY8C61x5, CY8C62x5, CY8C62x4 devices, is the 2.2-μH inductor connected between VIND and VCCD pins? |         |        |  |
|                           | Is the VRF pin connected to the VDCDC pin?                                                                                     |         |        |  |
|                           | Is the VDDR pin connected to the VDCDC pin?                                                                                    |         |        |  |
|                           | Is the VBACKUP pin connected to an appropriate supply (VDDD or the 1.4-V to 3.6-V source)?                                     |         |        |  |
|                           | Is the 1-µF capacitor connected to the VDDR_HVL pin, and has no external load?                                                 |         |        |  |
| Clocking                  | Is the external clock connected to EXT_CLK pin?                                                                                |         |        |  |
|                           | Is the external clock's frequency less than or equal to 48 MHz (including tolerance)?                                          |         |        |  |
|                           | Is the external clock's duty cycle from 45 percent to 55 percent?                                                              |         |        |  |
|                           | Is the external 32-MHz crystal connected to XI and XO for BLE operation?                                                       |         |        |  |
|                           | Is the external MHz crystal connected to ECO pins for ECO operation?                                                           |         |        |  |
|                           | Is the 32.768-kHz crystal connected to WCO for RTC operation? Are the WCO load capacitors connected?                           |         |        |  |
|                           | Is the external 32.768-kHz square wave clock connected to WCO_OUT pin and WCO_IN left floating?                                |         |        |  |
| Reset                     | Is the reset pin connection made in accordance with Figure 17?                                                                 |         |        |  |
| Programming and debugging |                                                                                                                                |         |        |  |



### **B Schematic checklist**

| Catalog               | Is the assignment of your GPIO pins done in the sequence described in I/O pin selection?                                 |                                                                                                                                                                                                                                               |  | Remark |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--------|
| GPIO pins             |                                                                                                                          |                                                                                                                                                                                                                                               |  |        |
|                       | Note:                                                                                                                    | Simultaneous GPIO switching with unrestricted drive strengths and frequency can induce noise in on-chip subsystems affecting CAPSENSE <sup>™</sup> and ADC results. See to the Errata section in the respective device datasheet for details. |  |        |
|                       | Is every G                                                                                                               | PIO pin's sink current lower than 8 mA?                                                                                                                                                                                                       |  |        |
|                       | Is every G                                                                                                               | PIO pin's source current lower than 4 mA?                                                                                                                                                                                                     |  |        |
|                       | Is the GPI capability                                                                                                    |                                                                                                                                                                                                                                               |  |        |
| SCB                   | Is the assignment of the SCB's fixed pins in accordance with the device datasheet?                                       |                                                                                                                                                                                                                                               |  |        |
| CAPSENSE <sup>™</sup> | Are the pins with strong sink current kept away from the CAPSENSE <sup>™</sup> pins (the space is more than three pins)? |                                                                                                                                                                                                                                               |  |        |
|                       | Is C <sub>MOD</sub> co                                                                                                   |                                                                                                                                                                                                                                               |  |        |
|                       | Is C <sub>SH_TAN</sub> sensing a                                                                                         |                                                                                                                                                                                                                                               |  |        |
|                       | Are the C <sub>I</sub> sensing?                                                                                          |                                                                                                                                                                                                                                               |  |        |
|                       | Are the CAPSENSE <sup>™</sup> sensor, shield, Rx, and Tx signals selected based on preference provided in Table 5?       |                                                                                                                                                                                                                                               |  |        |
| Antenna               | Is the Antenna design based on recommendations from AN91445?                                                             |                                                                                                                                                                                                                                               |  |        |



### **Revision history**

## **Revision history**

| Document version | Date of release                                                                                                                                                                                                                                                                          | Description of changes                                                                                                                                                                                                                              |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| **               | 12/27/2016                                                                                                                                                                                                                                                                               | New application note                                                                                                                                                                                                                                |  |  |
|                  |                                                                                                                                                                                                                                                                                          | Updated template. Updated Support for External Power Amplifier/Low-Noise Amplifier/RF Front-End. Updated Figure 1                                                                                                                                   |  |  |
| *B               | 04/27/2018                                                                                                                                                                                                                                                                               | Updated Table 2 Updated Figure 1, Figure 3, Section 3.2, and Appendix B                                                                                                                                                                             |  |  |
| *C               | 11/01/2018                                                                                                                                                                                                                                                                               | Updated for ModusToolbox™                                                                                                                                                                                                                           |  |  |
| *D               | 04/09/2019                                                                                                                                                                                                                                                                               | Updated the following sections: GPIO pins, CAPSENSE™, and SAR ADC Updated decoupling capacitor values in the Power pin connections section                                                                                                          |  |  |
| *E               | 09/16/2019                                                                                                                                                                                                                                                                               | Added CY8C62x5 device support; Updated for ModusToolbox <sup>™</sup> 2.0                                                                                                                                                                            |  |  |
| *F               | 12/16/2019                                                                                                                                                                                                                                                                               | Updated WCO load capacitor connection diagram (Figure 10)                                                                                                                                                                                           |  |  |
| *G               | Updated ECO frequency range to 16 MHz to 35 MHz Updated ECO and WCO load capacitor calculation. Removed ECO configuration in ModusToolbox™ and PSoC™ Creator figures. Updated ECO load capacitor connection diagram (Figure 8) Updated WCO load capacitor connection diagram (Figure 10) |                                                                                                                                                                                                                                                     |  |  |
| *H               | 07/23/2020                                                                                                                                                                                                                                                                               | Added CY8C62x4 device.  Updated Power pin connections – Added recommendations for buck regulator inductor and capacitor selection; Updated Figure 1 and Figure 2.  Updated SAR ADC – ADC sampling rate and acquisition time.  Updated PILO accuracy |  |  |
| *                | 2021-03-08                                                                                                                                                                                                                                                                               | Updated to Infineon Template                                                                                                                                                                                                                        |  |  |
| *J               | 2022-07-21                                                                                                                                                                                                                                                                               | Template update                                                                                                                                                                                                                                     |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-07-21 Published by Infineon Technologies AG 81726 Munich, Germany

© 2022 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference IFX-rot1649752926537

#### Important notice

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.